From: "Michael Chan" <mchan@xxxxxxxxxxxx>
Subject: Re: tg3 support broken on PPC, a workaround
Date: Tue, 10 May 2005 13:14:30 -0700
> I don't think target-initiated disconnects will waste PCI bandwidth
> compared to master-initiated terminations. In both cases, you see the
> same DMA bursts across the bus, only the termination of each burst is
> different.
I think it does Michael. Performance on sparc64 went non-trivially up
when I added the read/write boundary settings initially long ago.
You have the extra phase where the tg3 tries to start the DMA of the
next cacheline, and that is where unnecessary time is lost. I think
it's about 2 clocks you lose if the PCI controller disconnects instead
of tg3.
Tigon3 will drive the data of the next cacheline for 1 cycle and this
is when the PCI controller will disconnect. Tigon3 will drop the data
and respond to the disconnect sometime in the next cycle or so.
All of this activity will not occur if Tigon3 just ends the data phase
itself when the cacheline boundary is hit.
Or are you talking about PCI reads as opposed to writes?
|